题名 | Analog Implementation of Reconfigurable Convolutional Neural Network Kernels |
作者 | |
通讯作者 | Ye, Terry Tao |
DOI | |
发表日期 | 2020
|
会议名称 | 2019 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)
|
ISBN | 978-1-7281-2941-9
|
会议录名称 | |
页码 | 265-268
|
会议日期 | 2019
|
会议地点 | Bangkok, Thailand
|
出版地 | 345 E 47TH ST, NEW YORK, NY 10017 USA
|
出版者 | |
摘要 | This paper presents a neuromorphic circuit implementation of a 3x3 CNN convolution kernel that consists of 9 four-quadrant analog multipliers and one ReLU analog circuit unit. The kernel circuit is powered by a single power supply of 1.2V and the inputs can be both negative and positive values centered at VDD/2 or 600mV with a dynamic range of ± 100mV. The multiplier can achieve an equivalent precision of 4-bit of a digital multiplier, and the ReLU can achieve the perfect rectification of input values. The complete kernel circuit is designed with SMIC (Semiconductor Manufacturing International Corporation) 55nm CMOS LP process and the power consumption of the multiplier and ReLU is less than 13.2μW and 14.4μW respectively under full input swing. The analog kernel is also reconfigurable to construct any size of convolution kernel matrix. |
关键词 | |
学校署名 | 第一
; 通讯
|
语种 | 英语
|
相关链接 | [来源记录] |
收录类别 | |
资助项目 | [2019B010140001]
|
WOS研究方向 | Engineering
|
WOS类目 | Engineering, Electrical & Electronic
|
WOS记录号 | WOS:000530745700067
|
EI入藏号 | 20200508114924
|
EI主题词 | Cmos Integrated Circuits
; Neural Networks
; Semiconductor Device Manufacture
|
EI分类号 | Semiconductor Devices And Integrated Circuits:714.2
; Information Theory And Signal Processing:716.1
|
来源库 | EV Compendex
|
全文链接 | https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=8953177 |
引用统计 |
被引频次[WOS]:7
|
成果类型 | 会议论文 |
条目标识符 | http://sustech.caswiz.com/handle/2SGJ60CL/104870 |
专题 | 工学院_电子与电气工程系 |
作者单位 | Southern University of Science and Technology, Engineering Department of Electrical and Electronic, Shenzhen, China |
第一作者单位 | 电子与电气工程系 |
通讯作者单位 | 电子与电气工程系 |
第一作者的第一单位 | 电子与电气工程系 |
推荐引用方式 GB/T 7714 |
Zhu, Jianghan,Huang, Yucong,Yang, Zhitao,et al. Analog Implementation of Reconfigurable Convolutional Neural Network Kernels[C]. 345 E 47TH ST, NEW YORK, NY 10017 USA:Institute of Electrical and Electronics Engineers Inc.,2020:265-268.
|
条目包含的文件 | ||||||
文件名称/大小 | 文献类型 | 版本类型 | 开放类型 | 使用许可 | 操作 | |
Analog Implementatio(3057KB) | -- | -- | 限制开放 | -- |
|
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。
修改评论