题名 | A Half-Bridge GaN Driver with Real-Time Digital Calibration for VGS Ringing Regulation and Slew-Rate Optimization in 180nm BCD |
作者 | |
DOI | |
发表日期 | 2022-05-27
|
会议名称 | 2022 IEEE International Symposium on Circuits and Systems (ISCAS)
|
ISSN | 0271-4302
|
ISBN | 978-1-6654-8486-2
|
会议录名称 | |
页码 | 1492-1496
|
会议日期 | 27 May-1 June 2022
|
会议地点 | Austin, TX, USA
|
摘要 | A half-bridge enhancement-mode GaN driver with closed-loop digital calibration is proposed to regulate the VGS ringing to the desired device margin to optimize the slew-rate without compromising reliability. The highside and lowside have independent calibration loops for maximum flexibility, each with 8-bit resolution to cover a wide range of package inductance from 200 pH to 2 nH and GaN devices from as small as EPC2036 to as large as EPC2204. A limited bootstrap driver and a shoot-through guarded negative rail are also included to avoid overvoltage during deadtime periods and false turn-on during Miller plateau periods. This work is designed in a 180-nm BCD process and simulated to verify its functionality under different PVT corners and with different parasitic inductance and EPC GaN transistors. The envelop peak detector, which is the core component that determines the accuracy of ringing regulation, shows a maximum error of 6.2% over PVT corners up to 1 GHz of ringing frequency. |
关键词 | |
学校署名 | 其他
|
相关链接 | [IEEE记录] |
收录类别 | |
来源库 | IEEE
|
全文链接 | https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=9937216 |
引用统计 |
被引频次[WOS]:1
|
成果类型 | 会议论文 |
条目标识符 | http://sustech.caswiz.com/handle/2SGJ60CL/412124 |
专题 | 南方科技大学 工学院_电子与电气工程系 |
作者单位 | 1.Iowa State University, Ames, IA, United States 2.Southern University of Science and Technology, Shenzhen, China |
推荐引用方式 GB/T 7714 |
Sim, Si Yuan,Jiang, Junmin,Huang, Cheng. A Half-Bridge GaN Driver with Real-Time Digital Calibration for VGS Ringing Regulation and Slew-Rate Optimization in 180nm BCD[C],2022:1492-1496.
|
条目包含的文件 | 条目无相关文件。 |
|
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。
修改评论