题名 | A 6.0-to-6.9GHz 99fsrms-Jitter Type-II Sampling PLL with Automatic Frequency and Phase Calibration Method Achieving 0.62μs Locking Time in 28nm CMOS |
作者 | |
DOI | |
发表日期 | 2024-04-24
|
ISSN | 0886-5930
|
ISBN | 979-8-3503-9407-8
|
会议录名称 | |
会议日期 | 21-24 April 2024
|
会议地点 | Denver, CO, USA
|
摘要 | The settling time of a frequency synthesizer plays a crucial role in determining the dynamic performance of modern wireless and wireline systems which employ power gating and dynamic voltage frequency scaling techniques to reduce power dissipation. The all-digital phase-locked loop (ADPLL), with its digital loop filter (LF), emerges as a superior alternative to the analog PLL since its swift convergence speed and compatibility with digital algorithms. The counter-based ADPLL [1], depicted in Fig. 1 (top-left), can accelerate the locking speed by configuring the digital loop filter in the type-I mode to search the coarse-band switched capacitor control word rapidly. However, a phase offset exists between the REF and D/V clocks after the type-I loop settles, which prolongs the locking time when the loop filter is switched back to the type-II mode for phase locking. To address this limitation, the type-II digital PLL employs frequency and phase locking loop techniques, such as frequency aid [2], [3], tuning word estimation [4], gearshift, and fast-Fourier transform techniques [5], [6], to accelerate the settling process. However, these approaches require a digital loop filter with flexible programmability. Thus, the fast-locking techniques developed for digital PLLs cannot be directly mitigated to the low-jitter type-II sampling PLL [7] using a high-gain but narrow-capture-range sampling phase detector (PD) and a limited programmable analog loop filter. The typical long-time frequency locking behavior is depicted in Fig. 1 (top-right). Even after achieving frequency lock, the out-of-capture range in the phase locking process still results in a long iteration time, as shown by the dashed line in Fig. 1 (bottom-right). |
学校署名 | 第一
|
相关链接 | [IEEE记录] |
收录类别 | |
引用统计 | |
成果类型 | 会议论文 |
条目标识符 | http://sustech.caswiz.com/handle/2SGJ60CL/789198 |
专题 | 南方科技大学 |
作者单位 | 1.Southern University of Science and Technology, Shenzhen, China 2.University of Macau, Macau, China 3.Instituto Superior Técnico, Universidade de Lisboa, Lisbon, Portugal |
第一作者单位 | 南方科技大学 |
第一作者的第一单位 | 南方科技大学 |
推荐引用方式 GB/T 7714 |
Jian Yang,Tailong Xu,Xi Meng,et al. A 6.0-to-6.9GHz 99fsrms-Jitter Type-II Sampling PLL with Automatic Frequency and Phase Calibration Method Achieving 0.62μs Locking Time in 28nm CMOS[C],2024.
|
条目包含的文件 | 条目无相关文件。 |
|
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。
修改评论